**Product data sheet** 

### 1. General description

The 74ABT574A high-performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive.

The 74ABT574A is an 8-bit, edge triggered register coupled to eight 3-State output buffers. The clock input (CP) and output enable input ( $\overline{OE}$ ) control gates, control the two sections of the device independently. The state of each data input (Dn, one set-up time before the Low-to-High clock transition) is transferred to the Q output of the corresponding flip-flop.

When  $\overline{OE}$  is Low, the stored data appears at the outputs. When  $\overline{OE}$  is High, the outputs are in the High-impedance "off" state, which means they do not drive or load the bus.

The 3-State output buffers are designed to drive heavily loaded 3-State buses, MOS memories, or MOS microprocessors. The active-Low Output Enable ( $\overline{OE}$ ) controls all eight 3-State buffers independent of the clock operation.

### 2. Features and benefits

- 74ABT574A is flow-through pinout version of 74ABT374A
- Inputs and outputs on opposite side of package allow easy interface to microprocessors
- 3-State outputs for bus interfacing
- Power-on 3-state
- Power-on reset
- Common output enable
- Latch-up protection exceeds 500 mA per JESD78B class II level A
- ESD protection:
  - ◆ HBM JESD22-A114F exceeds 2000 V
  - MM JESD22-A115-A exceeds 200 V
- Live insertion/extraction permitted.



Octal D-type flip-flop; 3-state

## 3. Ordering information

| Table 1. Orde | ering information |         |                                                                           |          |
|---------------|-------------------|---------|---------------------------------------------------------------------------|----------|
| Type number   | Package           |         |                                                                           |          |
|               | Temperature range | Name    | Description                                                               | Version  |
| 74ABT574AN    | –40 °C to +85 °C  | DIP20   | plastic dual in-line package; 20 leads (300 mil)                          | SOT146-1 |
| 74ABT574AD    | –40 °C to +85 °C  | SO20    | plastic small outline package; 20 leads;<br>body width 7.5 mm             | SOT163-1 |
| 74ABT574ADB   | –40 °C to +85 °C  | SSOP20  | plastic shrink small outline package; 20 leads;<br>body width 5.3 mm      | SOT339-1 |
| 74ABT574APW   | –40 °C to +85 °C  | TSSOP20 | plastic thin shrink small outline package; 20 leads;<br>body width 4.4 mm | SOT360-1 |

## 4. Functional diagram





Octal D-type flip-flop; 3-state

### 5. Pinning information

### 5.1 Pinning



### 5.2 Pin description

| Table 2.    Pin description    |                                |                                          |
|--------------------------------|--------------------------------|------------------------------------------|
| Symbol                         | Pin                            | Description                              |
| ŌĒ                             | 1                              | 3-state output enable input (active LOW) |
| D0, D1, D2, D3, D4, D5, D6, D7 | 2, 3, 4, 5, 6, 7, 8, 9         | data input                               |
| GND                            | 10                             | ground (0 V)                             |
| СР                             | 11                             | clock pulse input (active rising edge)   |
| Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7 | 19, 18, 17, 16, 15, 14, 13, 12 | 3-state flip-flop output                 |
| V <sub>cc</sub>                | 20                             | supply voltage                           |

74ABT574A Product data sheet

### 6. Functional description

#### Table 3.Function table<sup>[1]</sup>

| Operating mode                   | Input |            |    | Internal  | Output |
|----------------------------------|-------|------------|----|-----------|--------|
|                                  | OE    | СР         | Dn | flip-flop | Qn     |
| Load and read register           | L     | $\uparrow$ | I  | L         | L      |
|                                  | L     | $\uparrow$ | h  | Н         | Н      |
| Load register and disable output | Н     | $\uparrow$ | I  | L         | Z      |
|                                  | Н     | $\uparrow$ | h  | Н         | Z      |

[1] H = HIGH voltage level;

h = HIGH voltage level one setup time before the HIGH-to-LOW CP transition;

L = LOW voltage level;

I = LOW voltage level one setup time before the HIGH-to-LOW CP transition;

Z = high-impedance OFF-state;

 $\uparrow$  = LOW-to-HIGH clock transition.

### 7. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter               | Conditions                        | Min             | Max  | Unit |
|------------------|-------------------------|-----------------------------------|-----------------|------|------|
| V <sub>CC</sub>  | supply voltage          |                                   | -0.5            | +7.0 | V    |
| VI               | input voltage           |                                   | <u>[1]</u> –1.2 | +7.0 | V    |
| Vo               | output voltage          | output in OFF-state or HIGH-state | <u>[1]</u> –0.5 | +5.5 | V    |
| I <sub>IK</sub>  | input clamping current  | V <sub>1</sub> < 0 V              | -18             | -    | mA   |
| Ι <sub>ΟΚ</sub>  | output clamping current | V <sub>O</sub> < 0 V              | -50             | -    | mA   |
| Ι <sub>Ο</sub>   | output current          | output in LOW-state               | -               | 128  | mA   |
| Tj               | junction temperature    |                                   | [2] -           | 150  | °C   |
| T <sub>stg</sub> | storage temperature     |                                   | -65             | +150 | °C   |
|                  |                         |                                   |                 |      |      |

[1] The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

[2] The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.

### 8. Recommended operating conditions

#### Table 5.Operating conditions

Voltages are referenced to GND (ground = 0 V).

| . enagee a      |                           |            |     |     |                 |      |  |  |  |  |
|-----------------|---------------------------|------------|-----|-----|-----------------|------|--|--|--|--|
| Symbol          | Parameter                 | Conditions | Min | Тур | Max             | Unit |  |  |  |  |
| V <sub>CC</sub> | supply voltage            |            | 4.5 | -   | 5.5             | V    |  |  |  |  |
| VI              | input voltage             |            | 0   | -   | V <sub>CC</sub> | V    |  |  |  |  |
| V <sub>IH</sub> | HIGH-level input voltage  |            | 2.0 | -   | -               | V    |  |  |  |  |
| V <sub>IL</sub> | LOW-level input voltage   |            | -   | -   | 0.8             | V    |  |  |  |  |
| I <sub>OH</sub> | HIGH-level output current |            | -32 | -   | -               | mA   |  |  |  |  |

74ABT574A Product data sheet © NXP B.V. 2012. All rights reserved.

# Table 5. Operating conditions ...continued Voltages are referenced to GND (around = 0 V) 0 V 0 V 0 V

| vonages a             | re referenced to GND (ground = 0 v). |             |     |     |     |      |
|-----------------------|--------------------------------------|-------------|-----|-----|-----|------|
| Symbol                | Parameter                            | Conditions  | Min | Тур | Мах | Unit |
| I <sub>OL</sub>       | LOW-level output current             |             | -   | -   | 64  | mA   |
| $\Delta t / \Delta V$ | input transition rise and fall rate  |             | 0   | -   | 5   | ns/V |
| T <sub>amb</sub>      | ambient temperature                  | in free air | -40 | -   | +85 | °C   |

## 9. Static characteristics

| Symbol                | Parameter                             | Conditions                                                                                                           |            |      | 25 °C |      | _40 °C t | o +85 °C | Unit |
|-----------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------|------|-------|------|----------|----------|------|
| - <b>,</b>            |                                       |                                                                                                                      |            | Min  | Тур   | Max  | Min      | Max      | -    |
| V <sub>IK</sub>       | input clamping voltage                | V <sub>CC</sub> = 4.5 V; I <sub>IK</sub> = -18 mA                                                                    |            | -1.2 | -0.9  | -    | -1.2     | -        | V    |
| V <sub>OH</sub>       | HIGH-level output                     | $V_{I} = V_{IL} \text{ or } V_{IH}$                                                                                  |            |      |       |      |          |          |      |
|                       | voltage                               | $V_{CC}$ = 4.5 V; $I_{OH}$ = -3 mA                                                                                   |            | 2.5  | 2.9   | -    | 2.5      | -        | V    |
|                       |                                       | $V_{CC} = 5.0 \text{ V}; \text{ I}_{OH} = -3 \text{ mA}$                                                             |            | 3.0  | 3.4   | -    | 3.0      | -        | V    |
|                       |                                       | $V_{CC} = 4.5 \text{ V}; \text{ I}_{OH} = -32 \text{ mA}$                                                            |            | 2.0  | 2.4   | -    | 2.0      | -        | V    |
| V <sub>OL</sub>       | LOW-level output voltage              | $\label{eq:V_CC} \begin{array}{l} V_{CC} = 4.5 \ V; \ I_{OL} = 64 \ mA; \\ V_{I} = V_{IL} \ or \ V_{IH} \end{array}$ |            | -    | 0.42  | 0.55 | -        | 0.55     | V    |
| V <sub>OL(pu)</sub>   | power-up LOW-level<br>output voltage  | $V_{CC}$ = 5.5 V; I <sub>O</sub> = 1 mA;<br>V <sub>I</sub> = GND or V <sub>CC</sub>                                  | <u>[1]</u> | -    | 0.13  | 0.55 | -        | 0.55     | V    |
| l <sub>l</sub>        | input leakage current                 | $V_{CC}$ = 5.5 V; $V_I$ = $V_{CC}$ or GND                                                                            |            | -    | ±0.01 | ±1.0 | -        | ±1.0     | μΑ   |
| I <sub>OFF</sub>      | power-off leakage<br>current          | $V_{CC}$ = 0 V; $V_{I}$ or $V_{O} \leq 4.5$ V                                                                        |            | -    | ±5.0  | ±100 | -        | ±100     | μΑ   |
| I <sub>O(pu/pd)</sub> | power-up/power-down<br>output current | $V_{CC} = 2.0 \text{ V}; V_O = 0.5 \text{ V};$<br>$V_I = \text{GND or } V_{CC}; \overline{\text{OE}} \text{ HIGH}$   | [2]        | -    | ±5.0  | ±50  | -        | ±50      | μΑ   |
| l <sub>oz</sub>       | OFF-state output                      | $V_{CC}$ = 5.5 V; $V_{I}$ = $V_{IL}$ or $V_{IH}$                                                                     |            |      |       |      |          |          |      |
|                       | current                               | $V_{O} = 2.7 V$                                                                                                      |            | -    | 5.0   | 50   | -        | 50       | μΑ   |
|                       |                                       | $V_{O} = 0.5 V$                                                                                                      |            | -50  | -5.0  | -    | -50      | -        | μΑ   |
| I <sub>LO</sub>       | output leakage current                | HIGH-state; $V_O = 5.5 V$ ;<br>$V_{CC} = 5.5 V$ ; $V_I = GND \text{ or } V_{CC}$                                     |            | -    | 5.0   | 50   | -        | 50       | μΑ   |
| lo                    | output current                        | $V_{CC}$ = 5.5 V; $V_{O}$ = 2.5 V                                                                                    | [3]        | -180 |       | -40  | -180     | -40      | mA   |
| I <sub>CC</sub>       | supply current                        | $V_{CC}$ = 5.5 V; $V_I$ = GND or $V_{CC}$                                                                            |            |      |       |      |          |          |      |
|                       |                                       | outputs HIGH-state                                                                                                   |            | -    | 100   | 250  | -        | 250      | μΑ   |
|                       |                                       | outputs LOW-state                                                                                                    |            | -    | 24    | 30   | -        | 30       | mA   |
|                       |                                       | outputs disabled                                                                                                     |            | -    | 100   | 250  | -        | 250      | μΑ   |
| $\Delta I_{CC}$       | additional supply current             | per input pin; $V_{CC} = 5.5 V$ ;<br>one input at 3.4 V;<br>other inputs at $V_{CC}$ or GND                          | <u>[4]</u> | -    | 0.5   | 1.5  | -        | 1.5      | mA   |

### **NXP Semiconductors**

| Table 6. | Static characteristics continued |                                                  |                        |     |     |      |     |    |
|----------|----------------------------------|--------------------------------------------------|------------------------|-----|-----|------|-----|----|
| Symbol   | Parameter                        | Conditions                                       | 25 °C –40 °C to +85 °C |     |     | Unit |     |    |
|          |                                  |                                                  | Min                    | Тур | Max | Min  | Max |    |
| CI       | input capacitance                | $V_I = 0 V \text{ or } V_{CC}$                   | -                      | 3   | -   | -    | -   | pF |
| Co       | output capacitance               | outputs disabled; $V_0 = 0 V \text{ or } V_{CC}$ | -                      | 6   | -   | -    | -   | pF |

[1] For valid test results, do not load data into the flip-flops (or latches) after applying the power.

[2] This parameter is valid for any V<sub>CC</sub> between 0 V and 2.1 V, with a transition time of up to 10 ms. A transition time of up to 100  $\mu$ s is permitted between V<sub>CC</sub> = 2.1 V and V<sub>CC</sub> = 5 V ± 10 %.

[3] Do not test more than one output at a time, and the duration of the test must not exceed one second.

[4] This characteristic is the increase in supply current for each input at 3.4 V.

### **10.** Dynamic characteristics

#### Table 7. Dynamic characteristics

GND = 0 V; for test circuit, see <u>Figure 9</u>.

| Symbol             | Parameter                           | Conditions                    | 25 °C | 25 °C; V <sub>CC</sub> = 5.0 V |     | $-40$ °C to +85 °C; $V_{CC}$ = 5.0 V $\pm$ 0.5 V |     | Unit |
|--------------------|-------------------------------------|-------------------------------|-------|--------------------------------|-----|--------------------------------------------------|-----|------|
|                    |                                     |                               | Min   | Тур                            | Max | Min                                              | Max |      |
| f <sub>max</sub>   | maximum<br>frequency                | see <u>Figure 6</u>           | 150   | 400                            | -   | 125                                              | -   | MHz  |
| t <sub>PLH</sub>   | LOW to HIGH propagation delay       | CP to Qn, see <u>Figure 6</u> | 1.5   | 3.0                            | 4.4 | 1.5                                              | 5.0 | ns   |
| t <sub>PHL</sub>   | HIGH to LOW propagation delay       | CP to Qn, see <u>Figure 6</u> | 2.0   | 3.4                            | 4.7 | 2.0                                              | 5.1 | ns   |
| t <sub>PZH</sub>   | OFF-state to HIGH propagation delay | OE to Qn; see Figure 8        | 1.0   | 2.9                            | 4.1 | 1.0                                              | 5.0 | ns   |
| t <sub>PZL</sub>   | OFF-state to LOW propagation delay  | OE to Qn; see Figure 8        | 2.5   | 3.8                            | 5.2 | 2.5                                              | 5.7 | ns   |
| t <sub>PHZ</sub>   | HIGH to OFF-state propagation delay | OE to Qn; see Figure 8        | 1.8   | 3.1                            | 4.3 | 1.8                                              | 5.0 | ns   |
| t <sub>PLZ</sub>   | LOW to OFF-state propagation delay  | OE to Qn; see Figure 8        | 1.4   | 2.6                            | 3.8 | 1.4                                              | 4.0 | ns   |
| t <sub>su(H)</sub> | set-up time HIGH                    | Dn to CP; see Figure 7        | 1.0   | 0.6                            | -   | 1.0                                              | -   | ns   |
| t <sub>su(L)</sub> | set-up time LOW                     | Dn to CP; see Figure 7        | 1.0   | 0.2                            | -   | 1.0                                              | -   | ns   |
| t <sub>h(H)</sub>  | hold time HIGH                      | CP to Dn; see Figure 7        | +1.0  | -0.7                           | -   | 1.0                                              | -   | ns   |
| t <sub>h(L)</sub>  | hold time LOW                       | CP to Dn; see Figure 7        | +1.0  | -0.4                           | -   | 1.0                                              | -   | ns   |
| t <sub>WH</sub>    | pulse width HIGH                    | CP; see <u>Figure 6</u>       | 2.0   | 0.7                            | -   | 2.0                                              | -   | ns   |
| t <sub>WL</sub>    | pulse width LOW                     | CP; see Figure 6              | 2.0   | 0.8                            | -   | 2.0                                              | -   | ns   |



Octal D-type flip-flop; 3-state

### 11. Waveforms





### **NXP Semiconductors**

# 74ABT574A

Octal D-type flip-flop; 3-state



#### Fig 8. 3-state output (Qn) enable and disable times



| Table | e 8. | Test | data |
|-------|------|------|------|
|       |      |      |      |

| Input |                |        | Load                            |       | V <sub>EXT</sub> |                                     |                                     |                                     |
|-------|----------------|--------|---------------------------------|-------|------------------|-------------------------------------|-------------------------------------|-------------------------------------|
| VI    | f <sub>i</sub> | tw     | t <sub>r</sub> , t <sub>f</sub> | CL    | RL               | t <sub>PHL</sub> , t <sub>PLH</sub> | t <sub>PZH</sub> , t <sub>PHZ</sub> | t <sub>PZL</sub> , t <sub>PLZ</sub> |
| 3.0 V | 1 MHz          | 500 ns | $\leq$ 2.5 ns                   | 50 pF | 500 Ω            | open                                | open                                | 7.0 V                               |

74ABT574A Product data sheet

Octal D-type flip-flop; 3-state

### 12. Package outline



#### Fig 10. Package outline SOT146-1 (DIP20)

All information provided in this document is subject to legal disclaimers.



#### Fig 11. Package outline SOT163-1 (SO20)



Fig 12. Package outline SOT339-1 (SSOP20)



Fig 13. Package outline SOT360-1 (TSSOP20)

All information provided in this document is subject to legal disclaimers.



### **13. Abbreviations**

| AcronymDescriptionBiCMOSBipolar Complementary Metal-Oxide SemiconductorDUTDevice Under TestESDElectroStatic DischargeHBMHuman Body ModelMMMachine Model | Table 9. | Abbreviations                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------|
| DUT     Device Under Test       ESD     ElectroStatic Discharge       HBM     Human Body Model                                                          | Acronym  | Description                                     |
| ESD     ElectroStatic Discharge       HBM     Human Body Model                                                                                          | BiCMOS   | Bipolar Complementary Metal-Oxide Semiconductor |
| HBM Human Body Model                                                                                                                                    | DUT      | Device Under Test                               |
|                                                                                                                                                         | ESD      | ElectroStatic Discharge                         |
| MM Machine Model                                                                                                                                        | HBM      | Human Body Model                                |
|                                                                                                                                                         | MM       | Machine Model                                   |

## 14. Revision history

#### Table 10. Revision history

| Document ID    | Release date                                                                                                                                | Data sheet status        | Change notice        | Supersedes       |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------|------------------|
| 74ABT574A v.2  | 20121123                                                                                                                                    | Product data sheet       | -                    | 74ABT574A v.1    |
| Modifications: | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity<br/>guidelines of NXP Semiconductors.</li> </ul> |                          |                      |                  |
|                | <ul> <li>Legal texts</li> </ul>                                                                                                             | have been adapted to the | new company name whe | ere appropriate. |
| 74ABT574A v.1  | 19950522                                                                                                                                    | Product specification    | -                    | -                |

### **15. Legal information**

### 15.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 15.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### Octal D-type flip-flop; 3-state

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### 16. Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: salesaddresses@nxp.com

### **17. Contents**

| 1    | General description 1              |
|------|------------------------------------|
| 2    | Features and benefits 1            |
| 3    | Ordering information 2             |
| 4    | Functional diagram 2               |
| 5    | Pinning information 3              |
| 5.1  | Pinning                            |
| 5.2  | Pin description 3                  |
| 6    | Functional description 4           |
| 7    | Limiting values 4                  |
| 8    | Recommended operating conditions 4 |
| 9    | Static characteristics 5           |
| 10   | Dynamic characteristics 6          |
| 11   | Waveforms 7                        |
| 12   | Package outline 9                  |
| 13   | Abbreviations 13                   |
| 14   | Revision history 13                |
| 15   | Legal information 14               |
| 15.1 | Data sheet status 14               |
| 15.2 | Definitions 14                     |
| 15.3 | Disclaimers 14                     |
| 15.4 | Trademarks 15                      |
| 16   | Contact information 15             |
| 17   | Contents 16                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2012.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 23 November 2012 Document identifier: 74ABT574A

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Nexperia: 74ABT574AD