

LTM8055

# 36V<sub>IN</sub>, 8.5A Buck-Boost µModule Regulator

- **E** Complete Buck-Boost Switch Mode Power Supply
- **n V**<sub>OUT</sub> Equal, Greater, Less Than V<sub>IN</sub>
- <sup>n</sup> **Wide Input Voltage Range: 5V to 36V**
- $\blacksquare$  **12V/3A Output from 6V**<sub>IN</sub>
- **n** 12V/6A Output from 12V<sub>IN</sub>
- **n** 12V/8.5A Output from 24V<sub>IN</sub>
- Up to 97.5% Efficient
- **E** Adjustable Input and Output Average Current Limits
- Input and Output Current Monitors
- Parallelable for Increased Output Current
- Wide Output Voltage Range: 1.2V to 36V
- Selectable Switching Frequency: 100kHz to 800kHz
- Synchronization from 200kHz to 700kHz
- 15mm  $\times$  15mm  $\times$  4.92mm BGA Package

### Applications

- High Power Battery-Operated Devices
- **n** Industrial Control
- Solar Powered Voltage Regulator
- Solar Powered Battery Charging

### Features Description

The [LTM®8055](http://www.linear.com/LTM8055) is a 36V<sub>IN</sub>, buck-boost µModule® (micromodule) regulator. Included in the package are the switching controller, power switches, inductor and support components. A resistor to set the switching frequency, a resistor divider to set the output voltage, and input and output capacitors are all that are needed to complete the design. Other features such as input and output average current regulation may be implemented with just a few components. The LTM8055 operates over an input voltage range of 5V to 36V, and can regulate output voltages between 1.2V and 36V. The SYNC input and CLKOUT output allow easy synchronization.

The LTM8055 is housed in a compact overmolded ball grid array (BGA) package suitable for automated assembly by standard surface mount equipment. The LTM8055 is RoHS compliant.

 $\boldsymbol{\mathcal{J}}$ , LT, LTC, LTM, Linear Technology, the Linear logo, µModule and Burst Mode are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

# Typical Application



**12VOUT from 5VIN to 36VIN Buck-Boost Regulator** 

**Maximum Output Current and Efficiency vs V<sub>IN</sub>** 





# Absolute Maximum Ratings Pin Configuration

**(Note 1)**







Consult Marketing for parts specified with wider operating temperature ranges. \*Device temperature grade is indicated by a label on the shipping container. Pad or ball finish code is per IPC/JEDEC J-STD-609.

• Terminal Finish Part Marking: www.linear.com/leadfree

Order Information

• Recommended LGA and BGA PCB Assembly and Manufacturing Procedures: www.linear.com/umodule/pcbassembly

• LGA and BGA Package and Tray Drawings: www.linear.com/packaging



### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. RUN = 1.5V unless otherwise noted. (Note 2)



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTM8055E is guaranteed to meet performance specifications from 0°C to 125°C internal. Specifications over the full –40°C to 125°C internal operating temperature range are assured by design, characterization and correlation with statistical process controls. The LTM8055I is guaranteed to meet specifications over the full –40°C to 125°C internal operating temperature range. The LTM8055MP is guaranteed to meet specifications over the full –55°C to 125°C internal

operating temperature range. Note that the maximum internal temperature is determined by specific operating conditions in conjunction with board layout, the rated package thermal resistance and other environmental factors.

**Note 3:** The LTM8055 contains overtemperature protection that is intended to protect the device during momentary overload conditions. The internal temperature exceeds the maximum operating junction temperature when the overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.



# TYPICAL PERFORMANCE CHARACTERISTICS TA=25°C, unless otherwise noted.





### TYPICAL PERFORMANCE CHARACTERISTICS TA=25°C, unless otherwise noted.





# TYPICAL PERFORMANCE CHARACTERISTICS TA=25°C, unless otherwise noted.



**Start-Up Behavior, DC2017A, 24VIN, 3A Resistive Load**



**Maximum Output Current vs CTL Voltage, Unmodified DC2017A, 12VIN**





### Pin Functions

**GND (Bank 1, Pin L1):** Tie these GND pins to a local ground plane below the LTM8055 and the circuit components. In most applications, the bulk of the heat flow out of the LTM8055 is through these pads, so the printed circuit design has a large impact on the thermal performance of the part. See the PCB Layout and Thermal Considerations sections for more details. Return the  $R<sub>FB1</sub>/R<sub>FB2</sub>$  feedback divider to this net.

V<sub>OUT</sub> (Bank 2): Power Output Pins. Apply output filter capacitors between these pins and GND pins.

**V<sub>IN</sub> (Bank 3):** Input Power. The V<sub>IN</sub> pin supplies current to the LTM8055's internal power switches and to one terminal of the optional input current sense resistor. This pin must be locally bypassed with an external, low ESR capacitor; see Table 1 for recommended values.

**IOUT (Pin D1):** Output Current Sense. Tie this pin to the output current sense resistor. The output average current sense threshold is 58mV, so the LTM8055 will regulate the output current to  $58mV/R_{SFNSF}$ , where  $R_{SFNSF}$  is the value of the output current sense resistor in ohms. The load is powered through the sense resistor connected at this pin. Tie this pin to  $V_{OUT}$  if no output current sense resistor is used. Keep this pin within  $\pm 0.5V$  of  $V_{\text{OUT}}$  under all conditions.

**LL (Pin F1):** Light Load Indicator. This pin indicates that the output current, as sensed through the resistor connected between  $V_{\text{OUT}}$  and  $I_{\text{OUT}}$ , is approximately equivalent to 10mV or less. Its state is meaningful only if a current sense resistor is applied between  $V_{\text{OUT}}$  and  $I_{\text{OUT}}$ . This is useful to change the switching behavior of the LTM8055 in light load conditions.

**SV<sub>IN</sub>** (Pins F10, F11): Controller Power Input. Apply a separate voltage above 5V if the LTM8055 is required to operate when the main power input  $(V_{IN})$  is below 5V. Bypass these pins with a high quality, low ESR capacitor. If a separate supply is not used, connect these pins to  $V_{IN}$ .

**CLKOUT (Pin G1):** Clock Output. Use this pin as a clock source when synchronizing other devices to the switching frequency of the LTM8055. When this function is not used, leave this pin open.

**MODE (Pin G2):** Switching Mode Input. The LTM8055 operates in forced continuous mode when MODE is open, and can operate in discontinuous switching mode when MODE is low. In discontinuous switching mode, the LTM8055 will block reverse inductor current. This pin is normally left open or tied to LL. This pin may be tied to GND for the purpose of blocking reverse current if no output current sense resistor is used.

**RT (Pin H1):** Timing Resistor. The RT pin is used to program the switching frequency of the LTM8055 by connecting a resistor from this pin to ground. The range of oscillation is 100kHz to 800kHz. The Applications Information section of the data sheet includes a table to determine the resistance value based on the desired switching frequency. Minimize capacitance at this pin.

**SYNC (Pin H2):** External Synchronization Input. The SYNC pin has an internal pull-down resistor. See the Synchronization section in Applications Information for details. Tie this pin to GND when not used.

**FB (Pin J1):** Output Voltage Feedback. The LTM8055 regulates the FB pin to 1.2V. Connect the FB pin to a resistive divider between the output and GND to set the output voltage. See Table 1 for recommended FB divider resistor values.

**COMP (Pin J2):** Compensation Pin. The LTM8055 is equipped with internal compensation that works well with most applications. In some cases, the performance of the LTM8055 can be enhanced by modifying the control loop compensation by applying a capacitor or RC network to this pin.

**SS (Pin K1):** Soft-Start. Connect a capacitor from this pin to GND to increase the soft-start time. Soft-start reduces the input power source's surge current by gradually increasing the controller's current limit. Larger values of the soft-start capacitor result in longer soft-start times. If no soft-start is required, leave this pin open.

**CTL (Pin K2):** Current Sense Adjustment. Apply a voltage below 1.2V to reduce the current limit threshold of  $I_{\text{OUT}}$ . Drive CTL to less than 50mV to stop switching. The CTL pin has an internal pull-up resistor to 2V. If not used, leave open.



# Pin Functions

**IOUTMON (Pin L2):** Output Current Monitor. This pin produces a voltage that is proportional to the voltage between  $V_{\text{OUT}}$  and  $I_{\text{OUT}}$ . I<sub>OUTMON</sub> will equal 1.2V when  $V_{\text{OUT}} - I_{\text{OUT}}$ = 58mV. This feature is generally useful only if a current sense resistor is applied between  $V_{\text{OUT}}$  and  $I_{\text{OUT}}$ .

**I<sub>INMON</sub>** (Pin L3): Input Current Monitor. This pin produces a voltage that is proportional to the voltage between  $I_{\text{IN}}$ and  $V_{IN}$ . I<sub>INMON</sub> will equal 1V when  $I_{IN} - V_{IN} = 50$  mV. This feature is generally useful only if a current sense resistor is applied between  $V_{IN}$  and  $I_{IN}$ .

**RUN (Pin L4):** LTM8055 Enable. Raise the RUN pin voltage above 1.2V for normal operation. Above 1.2V (typical), but below 6V, the RUN pin input bias current is less than 1μA. Below 1.2V and above 0.3V, the RUN pin sinks 3μA so the user can define the hysteresis with the external resistor selection. This will also reset the soft-start function. If RUN is 0.3V or less, the LTM8055 is disabled and the SVIN quiescent current is below 1μA.

**I<sub>IN</sub>** (Pin L9): Input Current Sense. Tie this pin to the input current sense resistor. The input average current sense threshold is 50mV, so the LTM8055 will regulate the input current to 50mV/R<sub>SENSE</sub>, where R<sub>SENSE</sub> is the value of the input current sense resistor in ohms. Tie to  $V_{IN}$  when not used. Keep this pin within  $\pm 0.5V$  of V<sub>IN</sub> under all conditions.

# Block Diagram





# **OPERATION**

The LTM8055 is a standalone nonisolated buck-boost switching DC/DC power supply. The buck-boost topology allows the LTM8055 to regulate its output voltage for input voltages both above and below the magnitude of the output. The maximum output current depends upon the input voltage. Higher input voltages yield higher maximum output current.

This converter provides a precisely regulated output voltage programmable via an external resistor divider from 1.2V to 36V. The input voltage range is 5V to 36V, but the LTM8055 may be operated at lower input voltages if  $SV_{IN}$ is powered by a voltage source above 5V. A simplified block diagram is given on the previous page.

The LTM8055 contains a current mode controller, power switching elements, power inductor and a modest amount of input and output capacitance. The LTM8055 is a fixed frequency PWM regulator. The switching frequency is set by connecting the appropriate resistor value from the RT pin to GND.

The output voltage of the LTM8055 is set by connecting the FB pin to a resistor divider between  $V_{\text{OUT}}$  and GND.

In addition to regulating its output voltage, the LTM8055 is equipped with average current control loops for both the input and output. Add a current sense resistor between  $I_{\text{IN}}$ and  $V_{IN}$  to limit the input current below some maximum value. The I<sub>INMON</sub> pin reflects the current flowing though the sense resistor between  $I_{IN}$  and  $V_{IN}$ .

A current sense resistor between  $V_{\text{OUT}}$  and  $I_{\text{OUT}}$  allows the LTM8055 to accurately regulate its output current to a maximum value set by the value of the sense resistor. When the resistor is present, the  $I_{\text{OUTMON}}$  pin reflects the output current flowing through  $V_{OUT}$ .

In general, the LTM8055 should be used with an output sense resistor to limit the maximum output current, as buck-boost regulators are capable of delivering large

currents when the output voltage is lower than the input, if demanded.

Furthermore, while the LTM8055 does not require an output sense resistor to operate, it uses information from the sense resistor to optimize its performance. If an output sense resistor is not used, the efficiency or output ripple may degrade, especially if the current through the integrated inductor is discontinuous. In some cases, an output sense resistor is required to adequately protect the LTM8055 against output overload or short-circuit.

A voltage less than 1.2V applied to the CTL pin reduces the maximum output current. Drive CTL to about 50mV to stop switching. The current flowing through the sense resistor is reflected by the output voltage of the  $I_{\text{OUTMON}}$  pin.

Driving the SYNC pin will synchronize the LTM8055 to an external clock source. The CLKOUT pin sources a signal that is the same frequency but approximately 180° out of phase with the internal oscillator.

If more output current is required than a single LTM8055 can provide, multiple devices may be operated in parallel. Refer to the Parallel Operation section of Applications Information for more details.

An internal regulator provides power to the control circuitry and the gate driver to the power MOSFETs. This internal regulator draws power from the SVIN pin. The RUN pin is used to place the LTM8055 in shutdown, disconnecting the output and reducing the input current to less than 1μA.

The LTM8055 is equipped with a thermal shutdown that inhibits power switching at high junction temperatures. The activation threshold of this function is above 125°C to avoid interfering with normal operation, so prolonged or repetitive operation under a condition in which the thermal shutdown activates may damage or impair the reliability of the device.



For most applications, the design process is straight forward, summarized as follows:

- 1. Look at Table 1 and find the row that has the desired input range and output voltage.
- 2. Apply the recommended  $C_{IN}$ ,  $C_{OUT}$ ,  $R_{FB1}/R_{FB2}$  and  $R_{T}$ values.
- 3. Apply the output sense resistor to set the output current limit. The output current is limited to  $58 \text{mV/R}_{\text{SENSE}}$ , where  $R_{\text{SENSE}}$  is the value of the output current sense resistor in ohms.

While these component combinations have been tested for proper operation, it is incumbent upon the user to verify proper operation over the intended system's line, load and environmental conditions. Bear in mind that the maximum output current is limited by junction temperature, the relationship between the input and output voltage magnitude and other factors. Please refer to the graphs in the Typical Performance Characteristics section for guidance.

The maximum frequency (and attendant  $R_T$  value) at which the LTM8055 should be allowed to switch is given in Table 1 in the  $f_{MAX}$  column, while the recommended frequency (and  $R<sub>T</sub>$  value) for optimal efficiency over the given input condition is given in the  $f_{\text{OPTIMAL}}$  column. There are additional conditions that must be satisfied if the synchronization function is used. Please refer to the Synchronization section for details.

Note that Table 1 calls out both ceramic and electrolytic output capacitors. Both of the capacitors called out in the table must be applied to the output. The electrolytic capacitors in Table 1 are described by voltage rating, value and ESR. The voltage rating of the capacitor may be increased if the application requires a higher voltage stress derating. The LTM8055 can tolerate variation in the ESR; other capacitors with different ESR may be used, but the user must verify proper operation over line, load and environmental conditions. Table 2 gives the description and part numbers of electrolytic capacitors used in the LTM8055 development testing and design validation.

| <b>V<sub>IN</sub> RANGE</b> | V <sub>OUT</sub> | $c_{\rm IN}$                               | Соит                                                                 | $R_{FB1}/R_{FB2}$ | f <sub>optimal</sub> (kHz) | $R_{\text{T}(\text{OPTIMAL})}$ | f <sub>MAX</sub> (kHz) | $R_{T(MAX)}$ |
|-----------------------------|------------------|--------------------------------------------|----------------------------------------------------------------------|-------------------|----------------------------|--------------------------------|------------------------|--------------|
| 5V to 24V                   |                  | $3.3V$   $2 \times 4.7$ µF, 50V, X5R, 0805 | 22µF, 6.3V, X5R, 0805<br>100µF, 6V, 75m $\Omega$ , Electrolytic      | 100k/56.2k        | 600                        | 36.5k                          | 800                    | 24.9k        |
| 5V to 28V                   | 5V               | $2 \times 4.7$ µF, 50V, X5R, 0805          | 22µF, 6.3V, X5R, 0805<br>100μF, 6V, 75mΩ, Electrolytic               | 100k/31.6k        | 550                        | 39.2k                          | 800                    | 24.9k        |
| 5V to 31V                   | 8V               | $2 \times 4.7$ µF, 50V, X5R, 0805          | 47µF, 10V, X5R, 1206<br>100µF, 16V, 100m $\Omega$ , Electrolytic     | 100k/17.4k        | 500                        | 45.3k                          | 800                    | 24.9k        |
| 5V to 36V                   | 12V              | $2 \times 4.7$ µF, 50V, X5R, 1210          | 22µF, 25V, X5R, 0805<br>68µF, 16V, 200m $\Omega$ , Electrolytic      | 100k/11k          | 600                        | 36.5k                          | 800                    | 24.9k        |
| 5V to 36V                   | 18V              | $2 \times 4.7$ µF, 50V, X7R, 1210          | 2 x 22µF, 25V, X5R, 1210<br>47uF. 25V. 900m $\Omega$ . Electrolytic  | 100k/6.98k        | 500                        | 45.3k                          | 800                    | 24.9k        |
| 5V to 36V                   | 24V              | $2 \times 4.7$ µF, 50V, X7R, 1210          | 22µF, 25V, X5R, 1210<br>$33\mu$ F, $35V$ $300m\Omega$ , Electrolytic | 100k/5.23k        | 650                        | 31.6k                          | 800                    | 24.9k        |
| 5.5V to 36V                 | 36V              | $2 \times 4.7$ µF, 50V, X7R, 1210          | 10µF, 50V, X5R, 1206<br>10uF, 50V 120m $\Omega$ , Electrolytic       | 100k/3.40k        | 650                        | 31.6k                          | 800                    | 24.9k        |

Table 1. Recommended Component Values and Configuration ( $T_A = 25^\circ C$ )

**Notes:** An input bulk capacitor is required. The output capacitance uses a combination of a ceramic and electrolytic in parallel. Other combinations of resistor values for the RFB network are acceptable.





#### **Capacitor Selection Considerations**

The C<sub>IN</sub> and C<sub>OUT</sub> capacitor values in Table 1 are the minimum recommended values for the associated operating conditions. Applying capacitor values below those indicated in Table 1 is not recommended, and may result in undesirable operation. Using larger values is generally acceptable, and can yield improved dynamic response, if it is necessary. Again, it is incumbent upon the user to verify proper operation over the intended system's line, load and environmental conditions.

Ceramic capacitors are small, robust and have very low ESR. However, not all ceramic capacitors are suitable. X5R and X7R types are stable over temperature and applied voltage and give dependable service. Other types, including Y5V and Z5U have very large temperature and voltage coefficients of capacitance. In an application circuit they may have only a small fraction of their nominal capacitance resulting in much higher output voltage ripple than expected.

A final precaution regarding ceramic capacitors concerns the maximum input voltage rating of the LTM8055. A ceramic input capacitor combined with trace or cable inductance forms a high Q (underdamped) tank circuit. If the LTM8055 circuit is plugged into a live supply, the input voltage can ring to twice its nominal value, possibly exceeding the device's rating. This situation is easily avoided; see the Hot-Plugging Safely section.

#### **Frequency Selection**

The LTM8055 uses a constant frequency PWM architecture that can be programmed to switch from 100kHz to 800kHz by tying a resistor from the RT pin to ground. Table 3 provides a list of  $R<sub>T</sub>$  resistor values and their resultant frequencies.



#### **Table 3. Switching Frequency vs R<sub>T</sub> Value**

An external resistor from RT to GND is required. Do not leave this pin open, even when synchronizing to an external clock. When synchronizing the switching of the LTM8055toanexternal signal source, the frequency range is 200kHz to 700kHz.

#### **Operating Frequency Trade-Offs**

It is recommended that the user apply the optimal  $R<sub>T</sub>$ value given in Table 1 for the input and output operating condition. System level or other considerations, however, may necessitate another operating frequency. While the LTM8055 is flexible enough to accommodate a wide range of operating frequencies, a haphazardly chosen one may result in undesirable operation under certain operating or fault conditions. A frequency that is too high can reduce efficiency, generate excessive heat or even damage the LTM8055 if the output is overloaded or short circuited. A frequency that is too low can result in a final design that has too much output ripple, too large of an output capacitor or is unstable.

#### **Parallel Operation**

Two or more LTM8055s may be combined to provide increased output current by configuring them as a master and a slave, as shown in Figure 1. Each LTM8055 is equipped with an  $I_{\text{OUTMON}}$  and a CTL pin. The  $I_{\text{OUTMON}}$ pin's 0 to 1.2V signal reflects the current passing through the output sense resistor, while a voltage less than 1.2V applied to the CTL pin will limit the current passing through the output sense resistor. By applying the voltage of the master's  $I<sub>OUTMON</sub>$  pin to the slave's CTL pin, the two units



will source the same current to the load, assuming each LTM8055 output current sense resistor is the same value.



**Figure 1. Two or More LTM8055s May Be Connected in a Master/Slave Configuration for Increased Output Current**

The design of a master-slave configuration is straight forward:

- 1. Apply the FB resistor network to the master, choosing the proper values for the desired output voltage. Suggested values for popular output voltages are provided in Table 1.
- 2. Apply a FB resistor network to the individual slaves so that the resulting output is higher than the desired output voltage.
- 3. Apply the appropriate output current sense resistors between  $V_{\text{OUT}}$  and  $I_{\text{OUT}}$ . If the same value is used for the master and slave units, they will share current equally.
- 4. Connect the master  $I_{\text{OUTMON}}$  to the slaves' CTL pin through a unity gain buffer. The unity gain buffer is required to isolate the output impedance of the LTM8055 from the integrated pull-up on the CTL pins.
- 5. Tie the outputs together.

Note that this configuration does not require the inputs to be tied together, making it simple to power a single heavy load from multiple input sources. Ensure that each input power source has sufficient voltage and current sourcing capability to provide the necessary power. Please refer to the Maximum Output Current vs  $V_{IN}$  and Input Current vs Output Current curves in the Typical Performance Characteristics section for guidance.

Paralleled LTM8055s should normally be allowed to switch in discontinuous mode to prevent current from flowing from the output of one unit into another; that is, the MODE pin should be tied to LL. In some cases, operating the master in forced continuous (MODE open) and the slaves in discontinuous mode (MODE = LL) is desirable. If so, current from the output can flow into the master's input. Please refer to Input Precaution in this section for a discussion of this behavior.

### **Minimum Input Voltage and RUN**

The LTM8055 needs a minimum of 5V for proper operation, but system parameters may dictate that the device operate only above some higher input voltage. For example, a LTM8055 may be used to produce  $12V_{OUT}$ , but the input power source may not be budgeted to provide enough current if the input supply voltage is below 8V.

The RUN pin has a typical falling voltage threshold of 1.2V and a typical hysteresis of 25mV. In addition, the pin sinks 3µA below the RUN threshold. Based upon the above information and the circuit shown in Figure 2, the  $V_{IN}$  rising (turn-on) threshold is:

$$
V_{IN} = (3\mu A \cdot R1) + 1.225V \frac{R1 + R2}{R2}
$$

and the  $V_{\text{IN}}$  falling turn-off threshold is:

$$
V_{IN} = 1.2 \frac{R1 + R2}{R2}
$$
\n
$$
R1
$$
\n
$$
R1
$$
\n
$$
R2
$$
\n
$$
R1
$$
\n
$$
R2
$$
\n
$$
R3
$$
\n
$$
R1
$$
\n
$$
R2
$$
\n
$$
R3
$$
\n
$$
R3
$$
\n
$$
R4
$$
\n
$$
R5
$$
\n
$$
R5
$$
\n
$$
R8
$$
\n
$$
R5
$$
\n
$$
R8
$$
\n
$$
R5
$$
\n
$$
R8
$$
\n
$$
R8
$$
\n
$$
R9
$$
\n
$$
R1
$$
\n
$$
R1
$$
\n
$$
R2
$$
\n
$$
R3
$$
\n
$$
R5
$$
\n
$$
R8
$$
\n
$$
R9
$$
\n
$$
R1
$$
\n
$$
R2
$$
\n
$$
R3
$$
\n
$$
R4
$$
\n
$$
R5
$$
\n
$$
R8
$$
\n
$$
R5
$$
\n
$$
R8
$$
\n
$$
R5
$$
\n
$$
R8
$$
\n
$$
R9
$$
\n
$$
R1
$$
\n
$$
R2
$$
\n
$$
R3
$$
\n
$$
R4
$$
\n
$$
R5
$$
\n
$$
R8
$$
\n
$$
R9
$$
\n
$$
R1
$$
\n
$$
R2
$$
\n
$$
R3
$$
\n
$$
R4
$$
\n
$$
R5
$$
\n
$$
R8
$$
\n
$$
R9
$$
\n
$$
R1
$$
\n
$$
R2
$$
\n $$ 

**Figure 2. This Simple Resistor Network Sets the Minimum Operating Input Voltage Threshold with Hysteresis**

### **Minimum Input Voltage and SVIN**

8055f The minimum input voltage of the LTM8055 is 5V, but this is only if  $V_{IN}$  and  $SV_{IN}$  are tied to the same voltage source. If  $SV_{IN}$  is powered from a power source at or above 5VDC,  $V_{IN}$  can be allowed to fall below 5V and the LTM8055 can

still operate properly. Some examples of this are provided in the Typical Applications section.

### **Soft-Start**

Soft-start reduces the input power sources' surge currents by gradually increasing the controller's current. As indicated in the Block Diagram, the LTM8055 has an internal softstart RC network. Depending upon the load and operating conditions, the internal network may be sufficient for the application. To increase the soft-start time, simply add a capacitor from SS to GND.

### **Output Current Limit (IOUT)**

The LTM8055 features an accurate average output current limit set by an external sense resistor placed between  $V_{\text{OUT}}$ and  $I_{\text{OUT}}$  as shown in Figure 3.  $V_{\text{OUT}}$  and  $I_{\text{OUT}}$  internally connect to a differential amplifier that limits the current when the voltage  $V_{\text{OUT}}$ - $I_{\text{OUT}}$  reaches 58mV. The current limit is:

$$
I_{\text{OUT(LIM)}} = \frac{58 \text{mV}}{R_{\text{SENSE}}}
$$

where  $R_{\text{SFRSE}}$  is the value of the sense resistor in ohms.

Most applications should use an output sense resistor as shown in Figure 3, if practical. The internal buck-boost power stage is current limited, but is nonetheless capable of delivering large amounts of current in an overload condition, especially when the output voltage is much lower than the input and the power stage is operating as a buck converter.



#### **Figure 3. Set The LTM8055 Output Current Limit with an External Sense Resistor**

When the voltage across the output sense resistor falls to about 1/10th of full scale, the LL pin pulls low. If there is no output sense resistor, and  $I_{\text{OUT}}$  is tied to  $V_{\text{OUT}}$ , LL will be active low. Applying an output sense resistor and tying the LL and MODE pins together can improve performance—see Switching Mode in this section.

In high step-down voltage regulator applications, the internal current limit can be quite high to allow proper operation. This can potentially damage the LTM8055 in overload or short-circuit conditions. Apply an output current sense resistor to set an appropriate current limit to protect the LTM8055 against these fault conditions.

### **Output Current Limit Control (CTL)**

Use the CTL input to reduce the output current limit from the value set by the external sense resistor applied between  $V_{\text{OUT}}$  and  $I_{\text{OUT}}$ . The typical control range is between OV and 1.2V. The CTL pin does not directly affect the input current limit. If this function is not used, leave CTL open. Drive CTL to less than about 50mV to stop switching. The CTL pin has an internal pull-up resistor to 2V.

### **Input Current Limit (I<sub>IN</sub>)**

Some applications require that LTM8055 draw no more than some predetermined current from the power source. Current limited power sources and power sharing are two examples. TheLTM8055features anaccurate input current limit set by an external sense resistor placed between  $I_{IN}$ and  $V_{IN}$  as shown in Figure 4.  $V_{IN}$  and  $I_{IN}$  internally connect to a differential amplifier that limits the current when the voltage  $I_{IN} - V_{IN}$  reaches 50mV. The current limit is:

$$
I_{IN(LIM)} = \frac{50 \text{mV}}{R_{SENSE}}
$$

where  $R_{SENSE}$  is the value of the sense resistor in ohms. If input current limiting is not required, simply tie  $I_{IN}$  to  $V_{IN}$ .



**Figure 4. Set the LTM8055 Input Current Limit with an External Sense Resistor**



### **Input Current Monitor (I<sub>INMON</sub>)**

The I<sub>INMON</sub> pin produces a voltage equal to approximately 20 times the voltage of  $I_{IN} - V_{IN}$ . Since the LTM8055 input current limit engages when  $I_{IN} - V_{IN} = 50$  mV,  $I_{INMON}$  will be 1V at maximum input current.

### **Output Current Monitor (IOUTMON)**

The  $I<sub>OUTMON</sub>$  pin produces a voltage proportional to the voltage of  $V_{\text{OUT}} - I_{\text{OUT}}$ . Since the LTM8055 output current limit engages when  $V_{\text{OUT}} - I_{\text{OUT}} = 58 \text{mV}$ ,  $I_{\text{OUTMON}}$  will be 1.2V at maximum output current.

### **Synchronization**

The LTM8055 switching frequency can be synchronized to an external clock using the SYNC pin. Driving SYNC with a 50% duty cycle waveform is a good choice, otherwise maintainthedutycyclebetweenabout 10% and 90%. When synchronizing, a valid resistor value (that is, a value that results in a free-running frequency of 100kHz to 800kHz) must be connected from RT to GND.

While an RT resistor is required for proper operation, the value of this resistor is independent of the frequency of the externally applied SYNC signal. Be aware, however, that the LTM8055 will switch at the frequency prescribed by the RT value if the SYNC signal terminates, so choose an appropriate resistor value.

### **CLKOUT**

The CLKOUT signal reflects the internal switching clock of theLTM8055. Itisphaseshiftedbyapproximately 180° with respect to the leading edge of the internal clock. If CLKOUT is connected to the SYNC input of another LTM8055, the two devices will switch about 180° out of phase.

### **Input Precaution**

In applications where the output voltage is deliberately pulled up above the set regulation voltage or the FB pin is abruptlydrivento a newvoltage, theLTM8055may attempt to regulate the voltage by removing energy from the load for a short period of time after the output is pulled up.

Since the LTM8055 is a synchronous switching converter, it delivers this energy to the input. If there is nothing on the LTM8055 input to consume this energy, the input voltage may rise. If the input voltage rises without intervention, it may rise above the absolute maximum rating, damaging the part. Carefully examine the input voltage behavior to see if the application causes it to rise.

In many cases, the system load on the LTM8055 input bus will be sufficient to absorb the energy delivered by the μModule regulator. The power required by other devices will consume more than enough to make up for what the LTM8055 delivers. In cases where the LTM8055 is the largest or only power converter, this may not be true and some means may need to be devised to prevent the LTM8055's input from rising too high. Figure 5a shows a passive crowbar circuit that will dissipate energy during momentary input overvoltage conditions. The break-down voltage of the Zener diode is chosen in conjunction with the resistor R to set the circuit's trip point. The trip point is typically set well above the maximum  $V_{IN}$  voltage under normal operating conditions. This circuit does not have a precision threshold, and is subject to both part-to-part and temperature variations, so it is most suitable for applications where the maximum input voltage is much less than the  $40V_{\text{IN}}$  absolute maximum. As stated earlier, this type of circuit is best suited for momentary overvoltages.

Figure 5a is a crowbar circuit, which attempts to prevent the input voltage from rising above some level by dumping energy to GND through a power device. In some cases, it is possible to simply turn off the LTM8055 when the input voltage exceeds some threshold. An example of this circuit is shown in Figure 5b. When the power source on the output drives  $V_{IN}$  above a predetermined threshold, the comparator pulls down on the RUN pin and stops switching in the LTM8055. When this happens, the input capacitance needs to absorb the energy stored within the LTM8055's internal inductor, resulting in an additional voltage rise. This voltage rise depends upon the input capacitor size and how much current is flowing from the LTM8055 output to input.





**Figure 5a. The MOSFET Q Dissipates Momentary Energy to GND. The Zener Diode and Resistor Are Chosen to Ensure That**  the MOSFET Turns On Above the Maximum V<sub>IN</sub> Voltage Under **Normal Operation**



**Figure 5b. This Comparator Circuit Turns Off the LTM8055 if the Input Rises Above a Predetermined Threshold. When the LTM8055 Turns Off, the Energy Stored in the Internal Inductor Will Raise V<sub>IN</sub> a Small Amount Above the Threshold** 

#### **Switching Mode**

The MODE pin allows the user to select either discontinuous mode or forced continuous mode switching operation. In forced continuous mode, the LTM8055 will not skip cycles, even when the internal inductor current falls to zero or even reverses direction. This has the advantage of operating at the same fixed frequency for all load conditions, which can be useful when designing to EMI or output noise specifications. Forced continuous mode, however, uses more current at light loads, and allows current to flow from the load back into the input if the output is raised above the regulation point. This reverse current can raise the input voltage and be hazardous if the input is allowed to rise uncontrollably. Please refer to Input Precautions in this section for a discussion of this behavior.

Forced continuous operation may provide improved output regulation when the LTM8055 transitions from buck, buck-boost or boost operating modes, especially at lighter loads. In such a case, it can be desirable to operate in forced continuous mode except when the internal inductor current is about to reverse. If so, apply a current sense resistor between  $V_{\text{OUT}}$  and  $I_{\text{OUT}}$  and tie the LL and MODE pins together. The LL pin is low when the current through the output sense resistor is about one-tenth the full-scale maximum. When the output current falls to this level, the LL pin will pull the MODE pin down, putting the LTM8055 in discontinuous mode, preventing reverse current from flowing from the output to the input. In the case where MODE and LL are tied together, a small capacitor  $(-0.1 \mu F)$  from these pins to GND may improve the light load transient response by delaying the transition from the discontinuous to forced continuous switching modes. MODE may be tied to GND for the purpose of blocking reverse current if no output current sense resistor is used.

### **FB Resistor Divider and Load Regulation**

The LTM8055 regulates its FB pin to 1.2V, using a resistor divider to sense the output voltage. The location at which the output voltage is sensed affects the load regulation. If there is a current sense resistor between  $V_{\text{OUT}}$  and  $I_{\text{OUT}}$ , and the output is sensed at  $V_{\text{OUT}}$ , the voltage at the load will drop by the value of the current sense resistor multiplied by the output current. If the output voltage can be sensed at  $I_{\text{OUT}}$ , the load regulation may be improved.

### **PCB Layout**

Most of the headaches associated with PCB layout have been alleviated or even eliminated by the high level of integration of the LTM8055. The LTM8055 is nevertheless a switching power supply, and care must be taken to minimize EMI and ensure proper operation. Even with the high level of integration, you may fail to achieve specified operation with a haphazard or poor layout. See Figure 6 for a suggested layout. Ensure that the grounding and heat sinking are acceptable.

A few rules to keep in mind are:

1. Place the R<sub>FB</sub> and R<sub>T</sub> resistors as close as possible to their respective pins.

- 2. Place the C<sub>IN</sub> capacitor as close as possible to the V<sub>IN</sub> and GND connection of the LTM8055.
- 3. Place the  $C_{\text{OUT}}$  capacitor as close as possible to the  $V_{\text{OUT}}$  and GND connection of the LTM8055.
- 4. Minimize the trace resistance between the optional output current sense resistor,  $R_{\text{OUT}}$ , and  $V_{\text{OUT}}$ . Minimize the loop area of the  $I_{\text{OUT}}$  trace and the trace from  $V_{\text{OUT}}$ to  $R_{OUIT}$ .
- 5. Minimize the trace resistance between the optional input current sense resistor,  $R_{IN}$  and  $V_{IN}$ . Minimize the loop area of the  $I_{IN}$  trace and the trace from  $V_{IN}$  to  $R_{IN}$ .
- 6. Place the C<sub>IN</sub> and C<sub>OUT</sub> capacitors such that their ground current flow directly adjacent or underneath the LTM8055.
- 7. Connect all of the GND connections to as large a copper pour or plane area as possible on the top layer. Avoid breaking the ground connection between the external components and the LTM8055.
- 8. Use vias to connect the GND copper area to the board's internal ground planes. Liberally distribute these GND vias to provide both a good ground connection and thermal path to the internal planes of the printed circuit

board. Pay attention to the location and density of the thermal vias in Figure 6. The LTM8055 can benefit from the heat sinking afforded by vias that connect to internal GND planes at these locations, due to their proximity to internal power handling components. The optimum number of thermal vias depends upon the printed circuit board design. For example, a board might use very small via holes. It should employ more thermal vias than a board that uses larger holes.

### **Hot-Plugging Safely**

The small size, robustness and low impedance of ceramic capacitors make them an attractive option for the input bypass capacitor of LTM8055. However, these capacitors can cause problems if the LTM8055 is plugged into a live supply (see Linear Technology Application Note 88 for a complete discussion). The low loss ceramic capacitor combined with stray inductance in series with the power source forms an underdamped tank circuit, and the voltage at the  $V_{IN}$  pin of the LTM8055 can ring to more than twice the nominal input voltage, possibly exceeding the LTM8055's rating and damaging the part. If the input supply is poorly controlled or the LTM8055 is hot-plugged into an energized supply, the input network should be designed



**Figure 6. Layout Showing Suggested External Components, GND Plane and Thermal Vias**



to prevent this overshoot. This can be accomplished by installing a small resistor in series with  $V_{\text{IN}}$ , but the most popular method of controlling input voltage overshoot is to add an electrolytic bulk capacitor to the  $V_{IN}$  net. This capacitor's relatively high equivalent series resistance damps the circuit and eliminates the voltage overshoot. The extra capacitor improves low frequency ripple filtering and can slightly improve the efficiency of the circuit, though it is likely to be the largest component in the circuit.

#### **Thermal Considerations**

The LTM8055 output current may need to be derated if it is required to operate in a high ambient temperature or deliver a large amount of continuous power. The amount of current derating is dependent upon the input voltage, output power and ambient temperature. The temperature rise curves given in the Typical Performance Characteristics section can be used as a guide. These curves were generated by a LTM8055 mounted to a 58cm2 4-layer FR4 printed circuit board. Boards of other sizes and layer count can exhibit different thermal behavior, so it is incumbent upon the user to verify proper operation over the intended system's line, load and environmental operating conditions.

The thermal resistance numbers listed in the Pin Configuration of the data sheet are based on modeling the µModule package mounted on a test board specified per JESD 51-9 (TestBoardsforAreaArraySurfaceMountPackageThermal Measurements). The thermal coefficients provided on this page are based on JESD 51-12 (Guidelines for Reporting and Using Electronic Package Thermal Information).

For increased accuracy and fidelity to the actual application, many designers use FEA to predict thermal performance. To that end, the Pin Configuration of the data sheet typically gives four thermal coefficients:

 $\theta_{JA}$  – Thermal resistance from junction to ambient.

 $\theta_{\text{JCbottom}}$  – Thermal resistance from junction to the bottom of the product case.

 $\theta_{JCtop}$  – Thermal resistance from junction to top of the product case.

 $\theta_{JB}$  – Thermal resistance from junction to the printed circuit board.

While the meaning of each of these coefficients may seem to be intuitive, JEDEC has defined each to avoid confusion and inconsistency. These definitions are given in JESD 51-12, and are quoted or paraphrased below:

θJA is the natural convection junction-to-ambient air thermal resistance measured in a one cubic foot sealed enclosure. This environment is sometimes referred to as "still air" although natural convection causes the air to move. This value is determined with the part mounted to a JESD 51-9 defined test board, which does not reflect an actual application or viable operating condition.

 $\theta_{\text{JCbotton}}$  is the thermal resistance between the junction and bottom of the package with all of the component power dissipation flowing through the bottom of the package. In the typical µModule converter, the bulk of the heat flows out the bottom of the package, but there is always heat flow out into the ambient environment. As a result, this thermal resistance value may be useful for comparing packages but the test conditions don't generally match the user's application.

 $\theta_{\text{JCtop}}$  is determined with nearly all of the component power dissipation flowing through the top of the package. As the electrical connections of the typical µModule converter are on the bottom of the package, it is rare for an application to operate such that most of the heat flows from the junction to the top of the part. As in the case of  $\theta_{JCbottom}$ , this value may be useful for comparing packages but the test conditions don't generally match the user's application.

 $\theta_{JB}$  is the junction-to-board thermal resistance where almost all of the heat flows through the bottom of the µModule converter and into the board, and is really the sum of the  $\theta_{\text{JCbottom}}$  and the thermal resistance of the bottom of the part through the solder joints and through a portion of the board. The board temperature is measured a specified distance from the package, using a 2-sided, 2-layer board. This board is described in JESD 51-9.

Given these definitions, it should now be apparent that none of these thermal coefficients reflects an actual physical operating condition of a µModule converter. Thus, none





of them can be individually used to accurately predict the thermal performance of the product. Likewise, it would be inappropriate to attempt to use any one coefficient to correlate to the junction temperature versus load graphs given in the product's data sheet. The only appropriate way to use the coefficients is when running a detailed thermal analysis, such as FEA, which considers all of the thermal resistances simultaneously.

A graphical representation of these thermal resistances is given in Figure 7.

The blue resistances are contained within the µModule converter, and the green are outside.

The die temperature of the LTM8055 must be lower than the maximum rating of 125°C, so care should be taken in the layout of the circuit to ensure good heat sinking of the LTM8055. The bulk of the heat flow out of the LTM8055 is through the bottom of the μModule converter and the BGA pads into the printed circuit board. Consequently a poor printed circuit board design can cause excessive heating, resulting in impaired performance or reliability. Please refer to the PCB Layout section for printed circuit board design suggestions.



### Typical Applications



12V<sub>OUT</sub> Fan Power from 3V<sub>IN</sub> to 36V<sub>IN</sub> with Analog **Current Control and 2A Input Current Limiting**

24V<sub>OUT</sub> from 7V<sub>IN</sub> to 36V<sub>IN</sub> with 2.1A Accurate Current Limit



#### **Output Voltage vs Output Current**





# Typical Applications



#### **3.3VOUT from 9VIN to 24VIN with 5A Accurate Current Limit and Output Current Monitor**



**Two LTM8055s Paralleled to Get More Output Current. The Two µModules Are Synchronized and Switching 180° Out Of Phase**



**IOUTMON Voltage vs Output Current for Each Channel, 12VIN**





### Typical Applications

**Two LTM8055s Powered from Different Input Sources to Run a Single Load. Each LTM8055 Draws No More Than 1.8A from Its Respective Power Source, and Are Synchronized 180° Out Of Phase with Each Other**







# Package Description

#### **Table 4. LTM8055 Pin Assignment (Arranged by Pin Number)**



![](_page_21_Picture_186.jpeg)

# PACKAGE PHOTO

![](_page_21_Picture_6.jpeg)

![](_page_21_Picture_8.jpeg)

### Package Description

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**

![](_page_22_Figure_3.jpeg)

![](_page_22_Picture_4.jpeg)

tion that the interconnection of its circuits as described herein will not infringe on existing patent rights. Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representa-

## Typical Application

**14.4V, 3A Lead-Acid Battery Charger Input Current Limited to 2.1A Input Current vs Input Voltage,** 

![](_page_23_Figure_3.jpeg)

## Design Resources

![](_page_23_Picture_317.jpeg)

# Related Parts

![](_page_23_Picture_318.jpeg)

![](_page_23_Picture_8.jpeg)